| @ -0,0 +1,22 @@ | |||
| # psl_with_ghdl | |||
| A collection of examples of using PSL for functional and formal verification of VHDL with GHDL (and SymbiYosys). | |||
| The next two lists will grow during furter development | |||
| ## PSL features supported by GHDL: | |||
| * assert directive | |||
| * cover directive | |||
| * assume directive (synthesis) | |||
| * restrict directive (synthesis) | |||
| * always operator | |||
| * never operator | |||
| * implication operator | |||
| * next operator | |||
| ## PSL features currently unsupported by GHDL: | |||
| * next_a operator | |||
| * next_e operator | |||
| @ -0,0 +1,39 @@ | |||
| library ieee; | |||
| use ieee.std_logic_1164.all; | |||
| use work.pkg.all; | |||
| entity psl_next is | |||
| port ( | |||
| clk : in std_logic | |||
| ); | |||
| end entity psl_next; | |||
| architecture psl of psl_next is | |||
| signal a, b : std_logic; | |||
| signal c, d : std_logic; | |||
| begin | |||
| SEQ_A : sequencer generic map ("_-__--__-__") port map (clk, a); | |||
| SEQ_B : sequencer generic map ("_--__--__--") port map (clk, b); | |||
| SEQ_C : sequencer generic map ("_-__--__-__") port map (clk, c); | |||
| SEQ_D : sequencer generic map ("_--__-___--") port map (clk, d); | |||
| -- All is sensitive to rising edge of clk | |||
| default clock is rising_edge(clk); | |||
| -- This assertion holds | |||
| NEXT_0_a : assert always (a -> next b); | |||
| -- This assertion doesn't hold at cycle 6 | |||
| NEXT_1_a : assert always (c -> next d); | |||
| end architecture psl; | |||
| @ -0,0 +1,45 @@ | |||
| library ieee; | |||
| use ieee.std_logic_1164.all; | |||
| use work.pkg.all; | |||
| entity psl_next_3 is | |||
| port ( | |||
| clk : in std_logic | |||
| ); | |||
| end entity psl_next_3; | |||
| architecture psl of psl_next_3 is | |||
| signal a, b : std_logic; | |||
| signal c, d : std_logic; | |||
| signal e, f : std_logic; | |||
| begin | |||
| SEQ_A : sequencer generic map ("__-_-______") port map (clk, a); | |||
| SEQ_B : sequencer generic map ("_____-_-___") port map (clk, b); | |||
| SEQ_C : sequencer generic map ("__-_-______") port map (clk, c); | |||
| SEQ_D : sequencer generic map ("_____-_____") port map (clk, d); | |||
| SEQ_E : sequencer generic map ("__-_-______") port map (clk, e); | |||
| SEQ_F : sequencer generic map ("_____-----_") port map (clk, f); | |||
| -- All is sensitive to rising edge of clk | |||
| default clock is rising_edge(clk); | |||
| -- This assertion holds | |||
| NEXT_0_a : assert always (a -> next[3] (b)); | |||
| -- This assertion doesn't hold at cycle 8 | |||
| NEXT_1_a : assert always (c -> next[3] (d)); | |||
| -- This assertion holds | |||
| NEXT_2_a : assert always (e -> next[3] (f)); | |||
| end architecture psl; | |||