T. Meissner b4a8a66d5a | 6 years ago | |
---|---|---|
alu | 6 years ago | |
counter | 6 years ago | |
dlatchsr | 6 years ago | |
vai_reg | 6 years ago | |
.gitignore | 6 years ago | |
LICENSE.md | 6 years ago | |
README.md | 6 years ago |
The original repository is located on my own git-server at https://git.goodcleanfun.de/tmeissner/formal_verification
It is mirrored to github with every push, so both should be in sync.
Tests and examples of using formal verification to check correctness of digital hardware designs. All tests are done with SymbiYosys, a front-end for formal verification flows based on Yosys. Some examples use the VHDL/SystemVerilog parser plugin by Verific which isn't free SW and not included in the free Yosys version. See on the Symbiotic EDA website for more information.
A simple ALU design in VHDL, together with a formal testbench written in SystemVerilog. The testbench contains various simple SVA properties used by assert & cover directives which are proved with the SymbiYosys tool.
A simple counter design in VHDL, together with a formal testbench written in SystemVerilog. The testbench contains various simple SVA properties used by assert & cover directives which are proved with the SymbiYosys tool.
A simple test design which generates the Unsupported cell type $dlatchsr
error using with Verific plugin.
A simple register file with VAI (valid-accept-interface) which serves as test design to try formal verification of FSMs.