Examples of using PSL for functional and formal verification of VHDL with GHDL (and SymbiYosys)
You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 

46 lines
910 B

library ieee;
use ieee.std_logic_1164.all;
use work.pkg.all;
entity psl_never is
port (
clk : in std_logic
);
end entity psl_never;
architecture psl of psl_never is
signal a, b : std_logic;
begin
-- 0123
SEQ_A : sequencer generic map ("____") port map (clk, a);
SEQ_B : sequencer generic map ("__-_") port map (clk, b);
-- All is sensitive to rising edge of clk
default clock is rising_edge(clk);
-- This assertion holds
NEVER_0_a : assert never a;
-- Equivalent assert with always and negation
-- This assertion holds
ALWAYS_a : assert always not a;
-- This assertion doesn't hold at cycle 2
NEVER_1_a : assert never b;
-- Stop simulation after longest running sequencer is finished
-- Simulation only code by using pragmas
-- synthesis translate_off
stop_sim(clk, 4);
-- synthesis translate_on
end architecture psl;